Sideris, Argyrios and Sanida, Theodora and Dasygenis, Minas (2020) High Throughput Implementation of the Keccak Hash Function Using the Nios-II Processor. Technologies, 8 (1). p. 15. ISSN 2227-7080
technologies-08-00015-v2.pdf - Published Version
Download (848kB)
Abstract
Presently, cryptographic hash functions play a critical role in many applications, such as digital signature systems, security communications, protocols, and network security infrastructures. The new standard cryptographic hash function is Secure Hash Algorithm 3 (SHA-3), which is not vulnerable to attacks. The Keccak algorithm is the winner of the NIST competition for the adoption of the new standard SHA-3 hash algorithm. In this work, we present hardware throughput optimization techniques for the SHA-3 algorithm using the Very High Speed Integrated Circuit Hardware Description Language (VHDL) programming language for all output lengths in the Keccak hash function (224, 256, 384 and 512). Our experiments were performed with the Nios II processor on the FPGA Arria 10 GX (10AX115N2P45E1SG). We applied two architectures, one without custom instruction and one with floating point hardware 2. Finally, we compare the results with other existing similar designs and found that the proposed design with floating point 2 optimizes throughput (Gbps) compared to existing FPGA implementations.
Item Type: | Article |
---|---|
Subjects: | Institute Archives > Multidisciplinary |
Depositing User: | Managing Editor |
Date Deposited: | 31 Mar 2023 04:31 |
Last Modified: | 02 Feb 2024 03:53 |
URI: | http://eprint.subtopublish.com/id/eprint/1969 |